### **Single Event Effects** **Proton Test Report** Test type Single-Event Upset, Single Event Latchup Part Reference MT41K512M8RH Tested function DDR3L SDRAM Chip manufacturer Micron Test Facility PIF, Paul Scherrer Institute (PSI), Villigen, Switzerland Test Date May 2018 Customer ESA ESTEC Esa Estec Purchase Order N° 4000112477/14/NL/HB dated December 4th, 2014 BCE 5524 | Hirex reference : | HRX/SEE/00697 | Issue: 01 | Date: | 26/02/2019 | |-------------------|-------------------------|---------------|-------|------------| | Written by : | F. Lochon / F.X. Guerre | | | | | Authorized by: | F.X. Guerre | Study Manager | ( | fm | Ref.: HRX/SEE/00697 Issue: 01 # DOCUMENTATION CHANGE NOTICE | Issue | Date | Page | Change Item | | |-------|------------|------|----------------|--| | 01 | 26/02/2019 | 5 | Original issue | | | 01 | 20/02/2019 | | Original issue | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Contributors to this work Frédéric Lochon Hirex Engineering Ref.: HRX/SEE/00697 Issue: 01 # **TABLE OF CONTENTS** | 1 | INTRODUCTION4 | ŀ | |-------------|-------------------------------------------------------|----------| | 2 | APPLICABLE AND REFERENCE DOCUMENTS4 | ļ | | | Applicable DocumentsReference Documents | | | 3 | DEVICE INFORMATION5 | ; | | | Device description Device and die identification | | | 4 | TEST SETUP6 | 5 | | 5 | TEST SEQUENCE7 | 7 | | | Read/Write sequence | 7 | | 6 | PIF TEST FACILITY | 3 | | 7 | TEST CONDITIONS9 | ) | | 8 | DETAILED RESULTS9 | ) | | 9 | GLOSSARY | <u> </u> | | | | | | | LIST OF TABLES | | | Та | uble 1: Detailed SEE results | c | | | Ible 2 – SEU cells and Logic errors cumulated results | | | | | | | <b>-</b> :- | LIST OF FIGURES | _ | | ΓI | gure 1: Package, top | 5 | | • | gure 2: Package, bottom | | | | gure 3: Die viewgure 4: Die marking | | | | gure 5: Hirex SEE test setup | | | • | gure 6 - Proscan facility | | | • | gure 7 – 200MeV calibration results and beam profile | | | | gure 8 - Cells SEU cross-section / bit plot | | | | gure 9 – Logic errors cross-section / device plot | | Ref.: HRX/SEE/00697 Issue: 01 ### 1 Introduction This report presents results of SEE proton test campaign for the Micron DDR3L SDRAM MT41K512M8RH. 4 parts were used with 2 parts per test mode, high speed and low speed. The test campaign took place at PIF, Paul Scherrer Institute (PSI), Villigen, Switzerland in May 2018. This test has been performed after the heavy ion test of the device which shows no SEL event with high LET (Xenon) ion. This is why SEL testing was not repeated during this proton test. # 2 Applicable and Reference Documents ## **Applicable Documents** - AD-1 Micron MT41K512M8RH 4Gb DDR3L SDRAM Datasheet 4Gb\_DDR3L\_2133.pdf Rev. L 9/14 EN - AD-2 MT41K512M8RH physical analysis HRX/RCA/00104 ### **Reference Documents** - RD-1. Single Event Effects Test method and Guidelines ESA/SCC basic specification No 25100 - RD-2. Proton Irradiation Facility at the PROSCAN project of the Paul Scherrer Institute PIF facility at PSI, Ulrike Grossner, Wojtek Hajdas, Ken Egli, Roger Brun, and Reno Harboe-Sorensen, RADECS 2009. Issue: 01 # 3 Device Information ## **Device description** MT41K512M8RH, DDR3L SDRAM Manufacturer: Micron Package: 78-Ball FBGA 9 x 10.5 mm Marking: 5AE77 D9QBJ logo JJQZ, xxxJ6VQ, xxxJGK4 Date code1502Technology:CMOSDie dimensions:8.1 x 8.7 mm This 4Gb memory is composed of 1 die with 8 banks of 1024 rows by 65536 columns of 8 bits words. # Device and die identification Figure 1: Package, top. Figure 3: Die view. Figure 2: Package, bottom. Figure 4: Die marking. Issue: 01 # 4 Test Setup Figure 5 shows the principle of the single event test system. The test system is based on a Kintex7 FPGA (Xilinx). The test board includes 2 slots for high speed and low speed SODDIMM daughter boards on which is mounted one DUT memory. The test board includes the voltage/current monitoring and the latch-up management of the DUT power supplies up to 24 independent channels. The communication between the test chamber and the controlling computer is effectively done by a 100 Mbit/s Ethernet link which safely enables high speed data transfer. One DUT (low speed or high speed) is exposed at a time Figure 5: Hirex SEE test setup **Hirex Engineering** # **SEE Test Report** Ref.: HRX/SEE/00697 Issue: 01 # 5 Test sequence Low speed mode is performed at a DUT clock frequency of 325MHz while high speed is performed at 700MHz. # Read/Write sequence - Repeat cycles: - Write memory with 0x55 /0xAA - Wait 1 s - First Read memory (R1) - Second Read memory (R2) Issue: 01 # 6 PIF Test Facility A description of PIF test facility can be found in RD-2. As shown in Figure 6, proton beam from COMET cyclotron is delivered to the experimental PIF cave with an input energy that can be varied from few MeVs up to 250 MeV. Then in PIF room, local copper degraders can be inserted into the beam to obtain the different user energies. 200 MeV input beam's energy was selected and calibrated. Figure 7 show an example of calibration together with the X and Y beam profiles. Figure 6 - Proscan facility | E0=200 | | | | | | Target(1) | Degr(2) | Target(1) | Degr(2) | Target(1) | Degr(2) | 5.0cm cd | ollimator | FLUX | IC-curent | IC-deg | PROSCAN | RPOSCAN | FLUX(max) | IC-deg | |--------|--------------|--------------|----------|-----------|----------|------------------|-------------|-----------|------------|-----------|-----------|----------|-----------|---------------|-----------|----------|----------|------------|-----------|------------| | | Energy | Degr. | Plastic | IC-target | IC-degr | Fac. 20nA | Fac. 20nA | | Fac. 200nA | Fac. 2 uA | Fac. 2 uA | PL6 | | [p/cm/s] | [nA] | [nA] | [nA] | MAX [nA] | [p/cm/s] | [nA] | | | [MeV] | [mm] | [cnt/1s] | [cnt/1s] | [cnt/1s] | [p/cnt/cm2] | [p/cnt/cm2] | | | | | 10cm dis | tance to | DUT-Collimato | r | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pos 1 | 200 | 0.0 | 154136 | 200 | 67 | 12844.7 | | | | | | | | 2.57E+06 | 2.00E+00 | 6.70E-01 | 1.50E-01 | 1.00E+01 | 1.71E+08 | 4.47E+01 | | 1 | 200 | 0.0 | 169632 | 227 | 74 | 12454.6 | | | | | | | | | | | | | | | | | 60mV | | 10 | 3 | 2.7 | 1.26E+04 | 3.83E+04 | 1.26E+05 | 3.83E+05 | 1.26E+06 | 3.83E+06 | 6 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pos 1 | 180.3 | 7.0 | 163897 | 232 | 77 | 11774.2 | 35475.5 | | | | | | | 2.73E+06 | 2.32E+00 | 7.70E-01 | 1.50E-01 | 1.00E+01 | 1.82E+08 | 5.13E+01 | | 1 | 180.3 | 7.0 | 173136 | 246 | 81 | 11730.1 | 35624.7 | | | | | | | | | | | | | | | | 60mV | | 10 | 3 | 2.7 | 1.18E+04 | 3.56E+04 | 1.18E+05 | 3.56E+05 | 1.18E+06 | 3.56E+06 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pos 1 | 151.2 | 16.5 | 131820 | 208 | 68 | 10562.5 | 32308.8 | | | | | | | 2.20E+06 | 2.08E+00 | 6.80E-01 | 1.50E-01 | 1.00E+01 | 1.46E+08 | 4.53E+01 | | 1 | 151.2 | 16.5 | 151328 | 240 | 78 | 10508.9 | 32335.0 | | | | | | | | | | | | | | | | 60mV | | 10 | 3 | 2.7 | 1.05E+04 | | | 3,23E+05 | 1.05E+06 | 3.23E+06 | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | Pos 1 | 125.2 | 24.0 | 132028 | 248 | 78 | 8872.8 | 28211.1 | | | i e | | 1 | | 2 20F±06 | 2.48E+00 | 7.80F-01 | 1.50F-01 | 1 00F±01 | 1.47E+08 | 5.20E±01 | | 1 | 125.2 | 24.0 | 126705 | 239 | 76 | 8835.8 | | | | | | | | Z.EGE 100 | 2.102100 | 7.002 01 | 1.002 01 | 1.002101 | | 0.202101 | | | 60mV | 24.0 | 10 | 3 | 2.7 | 8.85E+03 | | | 2.80E+05 | 8.85E+05 | 2.80E+06 | | | | | | | | | | | | OOIIIV | | 10 | | 2.1 | 0.03E+03 | 2.002+04 | 0.032704 | 2.001700 | 0.03E+03 | 2.002700 | 4 | | | | | | | | | | Pos 1 | 101.3 | 30.0 | 129616 | 303 | 93 | 7129.6 | 23228.7 | | | | | 1 | | 2.165.06 | 3.03E+00 | 0.205.01 | 1 EOE 01 | 1 005 : 01 | 1.44E+08 | 6 20E : 01 | | 1 | 101.3 | 30.0 | 115130 | 267 | 82 | 7129.6 | | | | | | - | | 2.100=00 | 3.03E+00 | 9.30E=01 | 1.50E=01 | 1.00E+01 | 1.446+00 | 0.200 | | - ' | 60mV | 30.0 | 10 | 3 | 2.7 | 7.16E+03 | | 7.16E+04 | 2.33E+05 | 7.16E+05 | 2.33E+06 | | | | | | | | | | | | OUIIIV | _ | 10 | | 2.1 | 7.10E+03 | 2.33E+04 | 7.100+04 | 2.33E+03 | 7.16E+03 | 2.33E+00 | <u> </u> | | | | | | | | | | | 75.0 | 05.5 | 100278 | 322 | - 00 | F400.4 | 19433.7 | | | 1 | | 1 | | 4.075.00 | 0.005.00 | 0.005.04 | 4 505 04 | 4 005 04 | 1.11E+08 | E 70E 04 | | Pos 1 | 75.2<br>75.2 | 35.5<br>35.5 | 100278 | 322 | 86<br>89 | 5190.4<br>5216.4 | | | | | | | | 1.6/E+06 | 3.22E+00 | 8.60E-01 | 1.50E-01 | 1.00E+01 | 1.11E+08 | 5./3E+01 | | - 1 | 60mV | 35.5 | 103597 | 331 | 2.7 | 5,20E+03 | | 5,20E+04 | 1.94E+05 | 5.20E+05 | 1.94E+06 | | | | | | | | | | | | burnv | | 10 | 3 | 2.1 | 5.20E+03 | 1.94E+04 | 3.ZUE+U4 | 1.94E+03 | 5.2UE+U5 | 1.94E+00 | 9 | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | Pos 1 | 50.8 | 39.5 | 75856 | 375 | 84 | 3371.4 | | | | | | - | | 1.26E+06 | 3.75E+00 | 8.40E-01 | 1.50E-01 | 1.00E+01 | 8.43E+07 | 5.60E+01 | | 1 | 50.8 | 39.5 | 69935 | 342 | 77 | 3408.1 | | | | | | | | | | | | | | | | | 60mV | | 10 | 3 | 2.7 | 3.39E+03 | 1.51E+04 | 3.39E+04 | 1.51E+05 | 3.39E+05 | 1.51E+06 | ij . | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pos 1 | 29.3 | 42.0 | 42198 | 462 | 71 | 1522.3 | | | | | | | | 7.03E+05 | 4.62E+00 | 7.10E-01 | 1.50E-01 | 1.00E+01 | 4.69E+07 | 4.73E+01 | | 1 | 29.3 | 42.0 | 41396 | 450 | 69 | 1533.2 | | | | | | | | | | | | | | | | | 60mV | 1 | 10 | 3 | 2.7 | 1.53E+03 | 9.95E+03 | 1.53E+04 | 9.95E+04 | 1.53E+05 | 9.95E+05 | il | | | | | | | | | Figure 7 - 200MeV calibration results and beam profile Ref.: HRX/SEE/00697 Issue: 01 ## 7 Test conditions. SEU tests were carried out closed to Vddmin at 1.30V and room temperature. Each memory present 8 banks of 65536 columns by 1024 rows of 8-bit words. Each memory plane is traversed by bank, column, row which means that bank0, column0, row 0 to row 1023 is read, then bank0, column1, row 0 to row 1023, etc. Read is done by burst which corresponds to 8 words. Each time at least 1 word is in error among the 8 words, the burst is recorded. ### 8 Detailed results Runs results are summarized in Table 1. Table 1: Detailed SEE results. | Campaign | Accelerator | Medium | run_number | Facility_run_number | test_mode | run_duration | fluence | proton energy | capacity | pre run | R1 | R1R2 | R2 | persistent | total cells errors | cells SEU<br>cross-section / bit | col error | row error | <b>3</b> 7 | sefi | total logic errors | logic errors<br>cross-section<br>/ device | Post run | |------------|-------------|--------|------------|---------------------|------------|--------------|----------|---------------|----------|---------|----|------|----|------------|--------------------|----------------------------------|-----------|-----------|------------|------|--------------------|-------------------------------------------|----------| | W21 - 2018 | PIF | air | 11 | 17 | read write | ### | 2.00E+10 | 35 | 4.29E+09 | 1 | 0 | 0 | 0 | 1 | 1 | 1.16E-20 | 0 | 2 | 0 | 0 | 2 | 1.00E-10 | 0 | | W21 - 2018 | PIF | air | 10 | 16 | read write | 417 | 1.00E+10 | 50 | 4.29E+09 | 1 | 0 | 0 | 0 | 0 | 0 | | 0 | 3 | 0 | 0 | 3 | 3.00E-10 | 0 | | W21 - 2018 | PIF | air | 6 | 12 | read write | ### | 1.38E+10 | 70 | 4.29E+09 | 1 | 0 | 0 | 0 | 0 | 0 | | 1 | 2 | 0 | 0 | 3 | 2.17E-10 | 0 | | W21 - 2018 | PIF | air | 9 | 15 | read write | 449 | 1.50E+10 | 70 | 4.29E+09 | 1 | 0 | 0 | 0 | 2 | 2 | 3.10E-20 | 3 | 2 | 0 | 0 | 5 | 3.33E-10 | 0 | | W21 - 2018 | PIF | air | 5 | 11 | read write | 372 | 2.00E+10 | 100 | 4.29E+09 | 0 | 0 | 0 | 0 | 1 | 1 | 1.16E-20 | 4 | 2 | 0 | 0 | 6 | 3.00E-10 | 1 | | W21 - 2018 | PIF | air | 30 | 31 | read write | 942 | 5.00E+10 | 100 | 4.29E+09 | 0 | 0 | 0 | 1 | 4 | 5 | 2.33E-20 | 8 | 11 | 0 | 0 | 19 | 3.80E-10 | 0 | | W21 - 2018 | PIF | air | 31 | 32 | read write | 363 | 2.00E+10 | 100 | 4.29E+09 | 1 | 0 | 0 | 0 | 0 | 0 | | 0 | 4 | 0 | 0 | 4 | 2.00E-10 | 0 | | W21 - 2018 | PIF | air | 3 | 9 | read write | 335 | 1.00E+10 | 200 | 4.29E+09 | 0 | 0 | 0 | 3 | 0 | 3 | 6.98E-20 | 0 | 2 | 0 | 1 | 3 | 3.00E-10 | 0 | | W21 - 2018 | PIF | air | 4 | 10 | read write | 373 | 1.00E+11 | 200 | 4.29E+09 | 0 | 0 | 3 | 1 | 2 | 6 | 1.40E-20 | 2 | 30 | 0 | 0 | 32 | 3.20E-10 | 0 | | W21 - 2018 | PIF | air | 12 | 19 | read write | ### | 1.00E+11 | 200 | 4.29E+09 | 1 | 0 | 1 | 5 | 7 | 13 | 3.03E-20 | 12 | 65 | 0 | 3 | 80 | 8.00E-10 | 1 | | W21 - 2018 | PIF | air | 28 | 30 | read write | ### | 1.00E+11 | 200 | 4.29E+09 | 0 | 0 | 2 | 3 | 1 | 6 | 1.40E-20 | 5 | 28 | 0 | 1 | 34 | 3.40E-10 | 0 | | W21 - 2018 | PIF | air | 27 | 29 | read write | 888 | 5.00E+10 | 100 | 4.29E+09 | 2 | 0 | 1 | 0 | 3 | 4 | 1.86E-20 | 3 | 13 | 0 | 0 | 16 | 3.20E-10 | 1 | | W21 - 2018 | PIF | air | 17 | 22 | read write | 926 | 5.00E+10 | 100 | 4.29E+09 | 1 | 0 | 0 | 1 | 5 | 6 | 2.79E-20 | 2 | 12 | 0 | 1 | 15 | 3.00E-10 | 0 | | W21 - 2018 | PIF | air | 19 | 23 | read write | 474 | 4.51E+10 | 200 | 4.29E+09 | 2 | 0 | 2 | 0 | 0 | 2 | 1.03E-20 | 0 | 10 | 0 | 0 | 10 | 2.22E-10 | 0 | | W21 - 2018 | PIF | air | 20 | 24 | read write | 623 | 4.55E+10 | 200 | 4.29E+09 | 2 | 0 | 0 | 0 | 1 | 1 | 5.12E-21 | 3 | 25 | 0 | 0 | 28 | 6.15E-10 | 1 | | W21 - 2018 | PIF | air | 14 | 20 | read write | 632 | 5.98E+10 | 200 | 4.29E+09 | 0 | 0 | 1 | 0 | 0 | 1 | 3.89E-21 | 10 | 12 | 0 | 0 | 22 | 3.68E-10 | 0 | | W21 - 2018 | PIF | air | 15 | 21 | read write | ### | 1.00E+11 | 200 | 4.29E+09 | 0 | 0 | 4 | 2 | 1 | 7 | 1.63E-20 | 3 | 31 | 1 | 0 | 35 | 3.50E-10 | 0 | <sup>(\*):</sup> for the computation of the cross section the address errors present at the beginning of exposure are subtracted. All address errors are single bit word errors. ### Pre-run errors Stuck bits present before exposure. They could have been created during previous runs on the DUT. #### R1 bit errors Number of errors detected during READ1 but not during READ2. None of these errors which represent reading errors have been detected. ### R1/R2 bit errors Number of errors detected during READ1 and during READ2. These errors represent SEU WRITE bit errors or SEU cells errors occurring during the time the cell is not written (as for instance during WAIT step but not only). #### R2 bit errors Number of errors detected during READ2 only: These errors represent reading errors which are expected to be quite few as for R1 bit errors and the SEU cells errors occurring during the time the cell is not read. #### Persistent bit errors Bit errors that last more than one sequence iteration. Part of these errors can persist up to the end of the run and are then counted as post-run bit errors (stuck bits). Pre-run errors have been subtracted from the persistent bit error count. Colum error ## Likely an error in the logic. ### Row errors Likely an error in the logic. Consist in a portion of row in error in a bank. #### SFFI These errors consist mainly in column or row errors that persist during several sequence iterations. Majority has been cured by a manual power reset. #### Post-run bit errors The errors are stuck bits. All affected words are single bit upset. Issue: 01 Table 2 shows the results for each test mode cumulated per proton energy. The corresponding cross-section are plot in Figure 8 and Figure 9 . | Testmode<br>proton energy | Total<br>fluence | Proton<br>enerøv | nb cells<br>errors | capacity | Cells seu<br>cross-section<br>/ bit | Logic errors | Logic error<br>cross-section<br>/ device | |---------------------------|------------------|------------------|--------------------|----------|-------------------------------------|--------------|------------------------------------------| | LS/35 | 2.00E+10 | 35 | 3 | 4.29E+09 | 3.49E-20 | 2 | 1E-10 | | LS/50 | 1.00E+10 | 50 | 2 | 4.29E+09 | 4.66E-20 | 3 | 3E-10 | | LS/70 | 2.88E+10 | 70 | 6 | 4.29E+09 | 4.85E-20 | 8 | 2.78E-10 | | LS/100 | 9.00E+10 | 100 | 8 | 4.29E+09 | 2.07E-20 | 29 | 3.22E-10 | | LS/200 | 3.10E+11 | 200 | 30 | 4.29E+09 | 2.25E-20 | 149 | 4.81E-10 | | HS/100 | 1.00E+11 | 100 | 16 | 4.29E+09 | 3.73E-20 | 31 | 3.1E-10 | | HS/200 | 2.50E+11 | 200 | 19 | 4.29E+09 | 1.77E-20 | 95 | 3.79E-10 | Table 2 – SEU cells and Logic errors cumulated results Figure 8 - Cells SEU cross-section / bit plot **Hirex Engineering** Ref.: HRX/SEE/00697 Issue: 01 Figure 9 - Logic errors cross-section / device plot **Hirex Engineering** ### **SEE Test Report** Ref.: HRX/SEE/00697 Issue: 01 ## 9 Glossary **DUT**: Device under test. **Fluence** (of particle radiation incident on a surface): The total amount of particle radiant energy incident on a surface in a given period of time, divided by the area of the surface. In this document, Fluence is expressed in ions per cm<sup>2</sup>. Flux: The time rate of flow of particle radiant energy incident on a surface, divided by the area of that surface. In this document, Flux is expressed in ions per cm<sup>2</sup>.s. **Single-Event Effect** (SEE): Any measurable or observable change in state or performance of a microelectronic device, component, subsystem, or system (digital or analog) resulting from a single energetic particle strike. Single-event effects include single-event upset (SEU), multiple-bit upset (MBU), multiple-cell upset (MCU), single-event functional interrupt (SEFI), single-event latch-up (SEL). Single Event Gate Rupture (SEGR) / Single Event Dielectric Rupture (SEDR): Destructive rupture of the gate oxide layer or dielectric layer by a single ion strike. This leads to leakage currents under bias and can be observed as stuck bits in digitals devices **Single-Event Upset** (SEU): A soft error caused by the transient signal induced by a single energetic particle strike. Single-Event Transient (SET): A transient signal induced by a single energetic particle strike. **Single-Event Latch-up** (SEL): An abnormal high-current state in a device caused by the passage of a single energetic particle through sensitive regions of the device structure and resulting in the loss of device functionality. SEL may cause permanent damage to the device. If the device is not permanently damaged, power cycling of the device (off and back on) is necessary to restore normal operation. An example of SEL in a CMOS device is when the passage of a single particle induces the creation of parasitic bipolar (p-n-p-n) shorting of power to ground. **Single-Event Functional Interrupt** (SEFI): A soft error that causes the component to reset, lock-up, or otherwise malfunction in a detectable way, but does not require power cycling of the device (off and back on) to restore operability, unlike single-event latch-up (SEL), or result in permanent damage as in single-event burnout (SEB). A SEFI is often associated with an upset in a control bit or register. **Error cross-section**: the number of errors per unit fluence. For device error cross-section, the dimensions are cm<sup>2</sup> per device. For bit error cross-section, the dimensions are cm<sup>2</sup> per bit. **Tilt angle**: tilt angle, rotation axis of the DUT board is perpendicular to the beam axis; roll angle, board rotation axis is parallel to the beam axis **Weibull fit:** $F(x) = A (1 - \exp{-[(x-x_0)/W]^s})$ with: $x = \text{effective LET in MeV/(mg/cm}^2);$ $F(x) = \text{SEE cross-section in cm}^2;$ A = limiting or plateau cross-section; $x_0 = \text{onset parameter, such that } F(x) = 0 \text{ for } x < x_0;$ W = width parameter;S = a dimensionless exponent. **Error bars:** error bars are computed using a confidence level of 95% and a beam flux uncertainty of +/-10% as recommended by Single Event Effects Test method and Guidelines ESA/SCC basic specification No 25100. \_\_\_\_\_